diff --git a/hog-build-info/hog-build-info.srcs/sim/axi4lite_interface_tb/tb_axi4lite_hog_build_info.vhd b/hog-build-info/hog-build-info.srcs/sim/axi4lite_interface_tb/tb_axi4lite_hog_build_info.vhd
index 2f1032b705bff8cbd2c219d49bcce03794b66ad2..713bf403586f975a86ed2d242eead1bb817ecb0d 100644
--- a/hog-build-info/hog-build-info.srcs/sim/axi4lite_interface_tb/tb_axi4lite_hog_build_info.vhd
+++ b/hog-build-info/hog-build-info.srcs/sim/axi4lite_interface_tb/tb_axi4lite_hog_build_info.vhd
@@ -222,27 +222,22 @@ begin
     -- Request to read register 0
     axi4lite_read(GDR_BASEADDR, rd_data_s, axi4lite_rd_bus_i, axi4lite_rd_bus_o);
     check_reg_0_data_s <= '1';
-    wait for CLK_PERIOD * 2;
 
     -- Request to read register 1
     axi4lite_read(GTR_BASEADDR, rd_data_s, axi4lite_rd_bus_i, axi4lite_rd_bus_o);
     check_reg_1_data_s <= '1';
-    wait for CLK_PERIOD * 2;
     
     -- Request to read register 2
     axi4lite_read(GVR_BASEADDR, rd_data_s, axi4lite_rd_bus_i, axi4lite_rd_bus_o);
     check_reg_2_data_s <= '1';
-    wait for CLK_PERIOD * 2;
     
     -- Request to read register 3
     axi4lite_read(GSR_BASEADDR, rd_data_s, axi4lite_rd_bus_i, axi4lite_rd_bus_o);
     check_reg_3_data_s <= '1';
-    wait for CLK_PERIOD * 2;
     
     -- Request to read unknown register 
     axi4lite_read(UNK_BASEADDR, rd_data_s, axi4lite_rd_bus_i, axi4lite_rd_bus_o);
     check_reg_unk_data_s <= '1';
-    wait for CLK_PERIOD * 2;
 
     -- Wait endlessly
     wait;
@@ -255,7 +250,6 @@ begin
 
     -- Check we get register 0 value on data out
     wait until check_reg_0_data_s = '1';
-    wait for CLK_PERIOD;
     assert rd_data_s = hog_global_date
       report ">>> register 0 value do not correspond to the value feed to the register bank. Instead, get: " & to_hstring(to_bitvector(rd_data_s))
       severity failure;